

4 M Words x 16 bit

CS26LV64173

## **Revision History**

| Rev. No. | History                                             | Issue Date   |
|----------|-----------------------------------------------------|--------------|
| 1.0      | 1. New Release.                                     | Mar.27, 2013 |
|          | 2. Product Process change from 90nm to 65nm         |              |
|          | 3. The device build in Power Saving mode as below : |              |
|          | 3-1. Deep Power Down (DPD)                          |              |
|          | 3-2. Partial Array Refresh (PAR)                    |              |
|          | 3-3. Temperature Controlled Refresh (TCR),          |              |





# CS26LV64173

### Product Description

The CS26LV64173 is a high performance, high speed, low power Pseudo SRAM organized as 4,194,304 words by 16 bits and operates from a wide range of 2.7 to 3.6V supply voltage. Advanced DRAM technology and circuit techniques provide both high speed and low power features with a maximum standby current of 180uA and maximum access time of 70ns in 2.7 to 3.6V operation.

The CS26LV64173 available package type is 48-pin BGA.

The device includes several Power Saving modes : Temperature Controlled Refresh (TCR), Partial Array Refresh (PAR) and Deep Power Down (DPD). Both these modes reduce standby current.

The efficient Page Read Mode, data can be read by only changing A0-A3 when A4-A21 is fixed, while /CE1=L, CE2=H, /WE=H, /OE=L, /UB=L, /LB=L.



- Low operation voltage: 2.7 ~ 3.6V
- > Ultra low power consumption:

50mA@14MHz (Max.) Operating Current

180uA (Max.) CMOS Standby Current

- High speed access time: 70ns (Max.)
- Power Saving modes
  Temperature Controlled Refresh (TCR)
  Partial Array Refresh (PAR)
  Deep power down (DPD)

### Product Family

| Product Family | Operating<br>Temp | V <sub>cc</sub> Range | Speed (ns) | Standby<br>(Max.) | Package Type |
|----------------|-------------------|-----------------------|------------|-------------------|--------------|
|                | 0~70°C            |                       |            |                   | Dice         |
| CS26LV64173    | -40~85°C          | 2.7~3.6               | 70         | 180 uA            | 48 BGA-6x8mm |



4 M Words x 16 bit

## CS26LV64173

### Pin Configuration



## Functional Block Diagram



Chiplus reserves the right to change product or specification without notice.



4 M Words x 16 bit

# CS26LV64173

## Pin Description

| Name            | Туре  | Function                                                                    |
|-----------------|-------|-----------------------------------------------------------------------------|
| A0 ~ A21        | Input | A0~A3, page address inputs, while A4~A21 address inputs                     |
|                 |       | Chip enables must be active when data read from or write to the device.     |
| /CE1 & CE2      | loout | if chip enable is not active, the device is deselected and is in a standby  |
|                 | Input | power mode. The DQ pins will be in the high impedance state when the        |
|                 |       | device is deselected.                                                       |
|                 |       | The write enable input is active LOW and controls read and write            |
| /WE Input       |       | operations. With the chip selected, when /WE is HIGH and /OE is LOW,        |
|                 | Input | output data will be present on the DQ pins; when /WE is LOW, the data       |
|                 |       | present on the DQ pins will be written into the selected memory location.   |
|                 |       | The output enable input is active LOW. If the output enable is active while |
| /OE             | loout | the chip is selected and the write enable is inactive, data will be present |
|                 | Input | on the DQ pins and they will be enabled. The DQ pins will be in the high    |
|                 |       | impedance state when /OE is inactive.                                       |
| /LB and /UB     | Input | Lower byte and upper byte data input/output control pins.                   |
| IO0-IO15        | I/O   | These 16 bi-directional ports are used to read data from or write data into |
| 100-1015        | 1/0   | the RAM.                                                                    |
| V <sub>cc</sub> | Power | Power Supply                                                                |
| V <sub>ss</sub> | Power | Ground                                                                      |

### ■ Truth Table

| Mode                              | Vcc          | /CE | CE2 | /WE | /OE | /UB & /LB | IO[0:15] 4 | Note  |
|-----------------------------------|--------------|-----|-----|-----|-----|-----------|------------|-------|
| Standby                           | Standby      | Н   | Н   | х   | Х   | х         | High-Z     | 2,5   |
| Read                              | Active       | L   | Н   | Н   | L   | L         | Data-Out   | 1,4   |
| Write                             | Active       | L   | Н   | L   | х   | L         | Data-In    | 1,3,4 |
| No operation                      | ldle         | L   | Н   | Х   | х   | х         | х          | 4,5   |
| PAR                               | Power Saving | Н   | L   | х   | х   | х         | High-Z     | 6     |
| DPD                               | Power Saving | Н   | L   | х   | х   | х         | High-Z     | 6     |
| Load<br>Configuration<br>register | Active       | L   | L   | L   | х   | х         | High-Z     |       |



Notes

- 1. When /UB and /LB are in select mode (LOW), IO0~IO15 are affected as shown. When only /LB is in select mode, IO0~IO7 are affected as shown. When only UB# is in select mode, IO8~IO15 are affected as shown.
- 2. When the device is in standby mode, control inputs (/WE, /OE), address inputs, and data inputs/outputs are internally isolated from any external influence.
- 3. When /WE is active, the /OE input is internally disabled and has no effect on the I/Os.
- 4. The device will consume active power in this mode whenever addresses are changed.
- 5. Vin=Vcc or 0V, all device pins be static (unswitched) in order to achieve standby current.
- 6. DPD is enabled when configuration register bit CR [4] is "0"; otherwise, PAR is enabled.

| Symbol            | Parameter              | Rating      | Unit |  |  |
|-------------------|------------------------|-------------|------|--|--|
| V <sub>cc</sub>   | Power supply voltage   | -0.2 to 3.6 | V    |  |  |
| V <sub>IN</sub>   | Input voltage          | -0.2 to 3.6 | V    |  |  |
| V <sub>out</sub>  | Output voltage         | -0.2 to 3.6 | V    |  |  |
| T <sub>BIAS</sub> | Temperature Under Bias | -40 to +85  | °C   |  |  |
| Т <sub>stg</sub>  | Storage Temperature    | -55 to +150 | °C   |  |  |
| Ρτ                | Power Dissipation      | 1.0         | W    |  |  |
| Ι <sub>ουτ</sub>  | DC Output Current      | 50          | mA   |  |  |

### ■ Absolute Maximum Ratings<sup>(Note)</sup>

Note: Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.



# CS26LV64173

### ■ DC Electrical Characteristics (Ta = -40 to +85°C, V<sub>cc</sub> = 2.7 to 3.6V)

| Parameter<br>Name  | Parameter                        | Test Conduction                                                                                                                                  | MIN     | ТҮР | МАХ     | Unit |
|--------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----|---------|------|
| VIL                | Input Low Voltage (1)            |                                                                                                                                                  | -0.2    |     | 0.2*Vcc | V    |
| V <sub>IH</sub>    | Input High Voltage (1)           |                                                                                                                                                  | 0.8*Vcc |     | Vcc+0.2 | V    |
| I <sub>IL</sub>    | Input Leakage Current            | $V_{CC}$ =MAX, $V_{IN}$ =0 to $V_{CC}$                                                                                                           | -1      |     | 1       | uA   |
| I <sub>OL</sub>    | Output Leakage Current           | $V_{CC}$ =MAX, /CE=V <sub>IH</sub> , CE2=V <sub>IH</sub> ,<br>/OE=V <sub>IH</sub> or /WE=V <sub>IL</sub> ,V <sub>IO</sub> =0V to V <sub>CC</sub> | -1      |     | 1       | uA   |
| V <sub>OL</sub>    | Output Low Voltage               | $V_{CC}=MIN, I_{OL}=0.5mA$                                                                                                                       |         |     | 0.2*Vcc | V    |
| V <sub>OH</sub>    | Output High Voltage              | V <sub>CC</sub> =MIN, I <sub>OH</sub> = -0.5mA                                                                                                   | 0.8*Vcc |     |         | V    |
| I <sub>CC1</sub>   | Operating Power Supply           |                                                                                                                                                  |         |     | 5       | mA   |
| I <sub>CC2</sub>   | Current                          | Cycle time=Min, $I_{IO}$ =0mA, 100% duty,<br>/CE1=V <sub>IL</sub> , CE2=V <sub>IH</sub> , V <sub>IN</sub> = V <sub>IL</sub> or V <sub>IH</sub>   |         |     | 50      | mA   |
| I <sub>CCP</sub>   | Page Access Operating<br>Current | /CE1 $\leq$ V <sub>IL</sub> , CE2 $\geq$ V <sub>IH</sub> , F=F <sub>MAX</sub> <sup>(2)</sup><br>I <sub>IO</sub> =0mA , Page add. Cycling         |         |     | 25      | mA   |
| I <sub>CCSB</sub>  | Standby Current -CMOS            | /CE1 & CE2≧V <sub>CC</sub> -0.2V,<br>Other pins=0V ~ Vcc                                                                                         |         |     | 180     | uA   |
| I <sub>CCSBP</sub> | Power Saving<br>Standby Current  | CE2 $\leq$ 0.2V, Other inputs=0V ~ Vcc<br>(Max. condition : Vcc=3.6V @ 85 $^{\circ}$ C)                                                          |         |     | 10      | uA   |

Notes:

1. Input signals may overshoot to Vcc + 1.0V for periods less than 2ns during transitions

Input signals may undershoot to Vss – 1.0V for periods less than 2ns during transitions.

2.  $F_{max} = 1/t_{RC}$ .

### ■ **Capacitance** <sup>(1)</sup> (Ta = 25°C, f =1.0 MHz)

| Symbol          | Parameter                | Conditions           | MAX. | Unit |
|-----------------|--------------------------|----------------------|------|------|
| C <sub>IN</sub> | Input Capacitance        | V <sub>IN</sub> =0V  | 6.5  | pF   |
| C <sub>DQ</sub> | Input/Output Capacitance | V <sub>I/O</sub> =0V | 6.5  | pF   |

1. This parameter is guaranteed and not 100% tested.

6



4 M Words x 16 bit

## CS26LV64173

### AC Test Conditions



| Waveform | Inputs                          | Outputs                                   |
|----------|---------------------------------|-------------------------------------------|
|          | Must be standby                 | Must be standby                           |
|          | May change for H to L           | Will be change from H to L                |
|          | May change for L to H           | May change for L to H                     |
|          | Don't care any change permitted | Change state unknown                      |
|          | Does not apply                  | Center line is high impedance "OFF" state |

### Key To Switching Waveforms





### AC Characteristics

#### Configuration Registers Operation

The configuration Register (CR) defines how the PSRAM device performs a transparent self refresh. Altering the refresh parameters can dramatically reduce current consumption during standby mode. Also Page mode is embedded in the CR.

This register can be updated any time the device is operating in a standby state.

The control bits used in the CR are shown in Table 1. At power-up, the CR default value is set to 0070h.

#### **Table 1. Configuration Register**

| Bit Number | Definition         | Remark                                                             |
|------------|--------------------|--------------------------------------------------------------------|
| 21 - 8     | Reserved           | All Must be set to "0"                                             |
| 7          | Page               | 0 = Page mode disabled (default)<br>1 = Page mode enabled          |
| 6–5        | TCR                | 1 1 = +85°C (default)<br>0 0 = +70°C<br>0 1 = +45°C<br>1 0 = +15°C |
| 4          | Sleep              | 0 = DPD enabled<br>1 = PAR enabled (default)                       |
| 3          | Reserved           | Must be set to "0"                                                 |
| 2-0        | PAR <sup>(1)</sup> | 000 = Full array (default)<br>100 = None of array                  |

Notes :

1. Use of other setting will result in full-array refresh coverage.



4 M Words x 16 bit

#### Access Using CE2

The CR can be loaded using a WRITE operation immediately after CE2 makes transition from HIGH-to-LOW (see Figure 2).

The values placed on addresses A[21:0] are latched into the CR on the rising edge of /CE or /WE, whichever occurs first. /LB and /UB are "Don't Care." Access using CE2 is WRITE only.

## twc Address OPCODE taw twr tcw /CE /UB & /LB tas twp /WE 4 /OE tcdzz tzzwe CE2

#### Figure 1: Load Configuration Register Operation Using CE2

#### Table 2 . Load Configuration Register Timing Requiremen

| Symbol        | Parameter                     | -70 |     | Unit |  |
|---------------|-------------------------------|-----|-----|------|--|
| Symbol        | Parameter                     | Min | Max | Unit |  |
| Tas           | Address setup time            | 0   |     | ns   |  |
| taw           | Address valid to end of write | 70  |     | ns   |  |
| <b>t</b> CdZZ | Chip deselect to ZZ# LOW      | 5   |     | ns   |  |
| tcw           | Chip enable to end of write   | 70  |     | ns   |  |
| twc           | Write cycle time              | 70  |     | ns   |  |
| twp           | Write pulse width             | 46  |     | ns   |  |
| twr           | Write recovery time           | 0   |     | ns   |  |
| tzzwe         | ZZ# LOW to WE# LOW            | 10  | 500 | ns   |  |





# CS26LV64173

#### Software Access Sequence

The contents of the CR can be read or modified using a software access sequence. If the software access mechanism is used, CE2 can simply be tied to Vcc; the port line typically used for CE2 control purposes will no longer be required.

The CR is loaded using a four-step sequence consisting of two READ operations followed by two WRITE operations (see Figure 3). The READ sequence is virtually identical except that an asynchronous READ is performed during the fourth operation (see Figure 4).

The address used during all READ and WRITE operations is the highest address of the PSRAM device being accessed (3FFFFh); the content of this address is not changed by using the software-access sequence.

The data bus is used to transfer data into or out of bit [15:0] of the CR.

Writing to the CR using the software-access sequence modifies the function of the CE2. After the software sequence loads the CR, the level of the CE2 no longer enables PAR operation.

PAR operation is updated whenever the software-access sequence loads a new value into the CR. This CE2 functionality will remain active until the next time the device is powered up.

The operation of the CE2 is not affected if the software-access sequence is only used to read the contents of the CR. Use of the software-access sequence does not affect the performance of standard (CE2 controlled) CR loading.



Figure 3 : Configuration Register Write

Notes :

1. CR : 0000h (CR [2:0] is 000; CR [4] is 0; CR [6:5] is 00 and CR [7] is 0)



# CS26LV64173

#### Figure 4 : Configuration Register Read



#### Notes :

1. CR : 0000h (CR [2:0] is 000; CR [4] is 0; CR [6:5] is 00 and CR [7] is 0)

#### Partial-Array Refresh (PAR)

The PAR bits restrict REFRESH operation to a portion of the total memory array. The refresh options are "full array (CR [2:0]=100)" and " none of the array (CR [2:0]=000])."

This feature enables the device to reduce standby current by refreshing only that part of the memory array that is absolutely necessary.

Read and WRITE operations are ignored during PAR operation.

The device only enters PAR mode if the sleep bit in the CR has been set HIGH (CR[4] = 1).

PAR can be initiated by taking the CE2 to the LOW voltage level for longer than 10us. Returning CE2 to HIGH will cause an exit from PAR, and the entire array will be immediately available for READ and WRITE operations.

#### Sleep Mode

The sleep mode bit defines the low-power mode to be entered when CE2 is driven LOW. If CR [4] = 1, PAR operation is enabled. If CR [4] = 0, DPD operation is enabled.

DPD operation disables all refresh-related activity.

When DPD is enabled, any stored data will become corrupted. When refresh activity has been re-enabled. The PSRAM device will require 150us to perform an initialization procedure before normal operation can resume.



# CS26LV64173

#### Temperature Compensated Refresh (TCR)

TCR register bits can be programmed using the CR [5:6] configuration registers and has four different temperature levels: +15 ℃, +45 ℃, +70 ℃, and +85 ℃. Default CR [5:6] value is 85 ℃.

The temperature selected must be equal to or higher than the case temperature of the device. Setting a lower temperature level would cause data to be corrupted due to insufficient refresh rate.

#### Page Mode READ Operation

Page mode is a performance-enhancing extension to the legacy asynchronous READ operation. In page-mode-capable products, an initial asynchronous read access is preformed, then adjacent addresses can be read quickly by simply changing the low-order address. Addresses A [3:0] are used to determine the members of the 16-address PSRAM page. Any change in addresses A [4] or higher will initiate a new tAA access time. Figure 5 shows the timing for a page mode access.

This mode takes advantage of the fact that adjacent addresses can be read faster than random addresses. WRITE operations do not include comparable page mode functionality. The /CE LOW time is limited by refresh considerations. /CE must not stay LOW longer than tCEM.



#### Figure 5. Page Mode READ Operation



4 M Words x 16 bit

## CS26LV64173

## Read cycle

| Parameter Name                           | Name             | 7   | 70     |      |
|------------------------------------------|------------------|-----|--------|------|
| Farameter Name                           | Name             | Min | Max    | Unit |
| Read cycle time                          | t <sub>RC</sub>  | 70  | 10,000 | ns   |
| Address access time                      | t <sub>AA</sub>  | -   | 70     | ns   |
| Maximum cycle time                       | t <sub>MRC</sub> | -   | 10,000 |      |
| Page read cycle time                     | t <sub>PC</sub>  | 25  | -      | ns   |
| Page Address Access Time                 | t <sub>PAA</sub> | -   | 25     | ns   |
| Chip enable access time (/CE1)           | t <sub>co</sub>  | -   | 70     | ns   |
| Output enable to output valid (/OE)      | t <sub>OE</sub>  | -   | 25     | ns   |
| Byte enable access time                  | t <sub>BA</sub>  | -   | 70     | ns   |
| Output hold from address change          | t <sub>он</sub>  | 5   | -      | ns   |
| Chip enable to output in low Z (/CE1)    | t <sub>LZ</sub>  | 10  | -      | ns   |
| Output enable to output in low Z (/OE)   | t <sub>OLZ</sub> | 3   | -      | ns   |
| Byte enable to output in low Z           | t <sub>BLZ</sub> | 10  | -      | ns   |
| Chip disable to output in High Z (/CE1)  | t <sub>HZ</sub>  | -   | 20     | ns   |
| Output disable to output in High Z (/OE) | t <sub>OHZ</sub> | -   | 20     | ns   |
| Byte disable to output in High Z         | t <sub>BHZ</sub> | -   | 20     | ns   |
| Maximum CE# pulse width <sup>(1)</sup>   | tсем             |     |        |      |

1. Page mode enable only

### READ CYCLE (1) (Address controlled, /CE1=/OE=VIL, CE2=/WE=VIH, /UB or/and /LB=VIL)





## CS26LV64173

### READ CYCLE (2) (CE2=/WE=VIH)



#### NOTES (READ CYCLE)

1. tHZ, tBHZ and tOHZ are defined as the time at which the outputs achieve the open circuit conditions and are not referenced to output voltage levels.

2. Do not Access device with cycle timing shorter than tRC for continuous periods > 10us.



#### PAGE READ CYCLE (2) (CE2=/WE=VIH, 16 Words access)

Chiplus reserves the right to change product or specification without notice.



#### NOTES (READ CYCLE)

1. tHZ, tBHZ and tOHZ are defined as the time at which the outputs achieve the open circuit conditions and are not referenced to output voltage levels.

2. Do not Access device with cycle timing shorter than tRC for continuous periods > 10us.

## Write Cycle

| Parameter Name                | Name             | 7   | Unit   |      |
|-------------------------------|------------------|-----|--------|------|
| Farameter Name                | Name             | Min | Max    | Unit |
| Write cycle time              | t <sub>wc</sub>  | 70  | 10,000 | ns   |
| Byte enable to end of write   | t <sub>BW</sub>  | 70  | -      | ns   |
| Address valid to end of write | t <sub>AW</sub>  | 70  | -      | ns   |
| Chip select to end of write   | t <sub>CW</sub>  | 70  | -      | ns   |
| Data set up time              | t <sub>DW</sub>  | 23  | -      | ns   |
| Data hold time                | t <sub>DH</sub>  | 0   | -      | ns   |
| Write pulse width             | t <sub>WP</sub>  | 50  | -      | ns   |
| Address set up time           | t <sub>AS</sub>  | 0   | -      | ns   |
| Write recovery time(/WE)      | t <sub>WR</sub>  | 0   | -      | ns   |
| /WE high to output low Z      | t <sub>ow</sub>  | 5   | -      | ns   |
| Write to output high Z        | t <sub>WHZ</sub> | 0   | 20     | ns   |

#### WRITE CYCLE (1) (AWE controlled, CE2=VIH)





# CS26LV64173

### WRITE CYCLE (2) (/CE1 controlled, CE2=VIH)



WRITE CYCLE (3) (/LB, /UB controlled, CE2=VIH)



#### NOTES (WRITE CYCLE)

1. A write occurs during the overlap(tWP) of low /CE1, low /WE and low /UB or /LB. A write begins at the last transition among low /CE1 and low /WE with asserting /UB or /LB low for single byte operation or simultaneously asserting /UB and /LB low for word operation. A write ends at the earliest transition among high /CE1 and high /WE. The tWP is measured from the beginning of write to the end of write.

2. tCW is measured from /CE1 going low to end of write.

3. tAS is measured from the address valid to the beginning of write.

4. tWR is measured from the end of write to the address change. tWR applied in case a write ends as /CE1 or /WE going high.

5. Do not access device with cycle timing shorter than tWC for continuous periods > 10us.



# CS26LV64173

### Deep Power-Down Mode Entry / Exit



| Symbol    | Parameter Name           | -70 |     | Unit |
|-----------|--------------------------|-----|-----|------|
|           |                          | Min | Max |      |
| tcdzz     | Chip deselect to CE2 LOW | 5   |     | ns   |
| tr        | Deep Power-down recovery | 150 |     | us   |
| tzz (Min) | Minimum CE2 pulse width  | 10  |     | us   |

## TIMING WAVEFORM OF POWER UP



| Symbol | Parameter                                                 |  | -70 |      |
|--------|-----------------------------------------------------------|--|-----|------|
|        |                                                           |  | Max | Unit |
| tρυ    | Initialization Period (required before normal operations) |  | 150 | us   |

PSRAM products include an on-chip voltage sensor that is used to launch the power-up

initialization process. Initialization will load the CR with its default settings (see Table 1).

Vcc must be applied simultaneously. When they reach a stable level above

2.7V, the device will require 150µs to complete its self-initialization process ( see above picture).

During the initialization period, /CE should remain HIGH. When initialization is complete, the device is ready for normal operation.





## Order Information



Note: Package material code "P" meets ROHS



4 M Words x 16 bit

CS26LV64173

### PACKAGE DIMENSIONS: 48 ball Mini\_BGA-6x8mm





Chiplus reserves the right to change product or specification without notice.